论文标题
用TMTC通道(TIS3,IN4SE3)和尺寸依赖性属性调查晶体管的时期双相斜率框架
A time-fractional dual-phase-lag framework to investigate transistors with TMTC channels (TiS3, In4Se3) and size-dependent properties
论文作者
论文摘要
在这项研究中,利用了温度跳跃边界条件的时间分数双相延迟模型,作为晶体管热建模中傅立叶定律替换的选择。在更多详细信息中,已经研究了使用分数DPL方程的新提出的TMTC场效应晶体管中传热的数值模拟。此外,采用Caputo分数衍生物来制定分数DPL模型离散的有限差异方案。为了获得峰值温度升高,温度和热通量曲线的更精确的结果,考虑了尺寸依赖的热性能。同样,温度跳跃边界条件也通过混合型边界条件应用。可以获得研究正在研究的晶体管的尺寸依赖性热特性,从而导致峰值温度升高至250%。此外,考虑到硅MOSFET的恒定体积热性能,在alpha = 0.7、0.9和1的峰温度上升的时间变化中观察到了某些振荡。这表明了电子纳米型纳米型dementoctor decesces中出现所谓的负偏置温度温度。最后,在包含具有准一维带结构通道的二维材料的晶体管中研究了热点温度。可以获得在研究的FET中,Trisulfide中的最高温度升高为19.63 K的峰值峰值升高。就热问题而言,这可能是TIS3可能是可接受的硅通道更换。
In this study, a time fractional dual-phase-lag model with temperature jump boundary condition as a choice for the Fourier's law replacement in thermal modeling of transistors, is utilized. In more details, the numerical simulation of heat transfer in newly proposed TMTC field effect transistors using fractional DPL equation has been investigated. Moreover, the Caputo fractional derivative is employed to formulate the finite difference scheme for discretization of the fractional DPL model. In order to obtain more precise results for the peak temperature rise, the temperature and heat flux profiles, the size-dependent thermal properties are taken into account. Also, the temperature jump boundary condition has been also applied by means of a mixed-type boundary condition. It is obtained that considering size-dependent thermal characteristics for transistors under study, results in increase of the peak temperature rise up to 250 percent. Furthermore, considering constant bulk thermal properties for the silicon MOSFET, certain oscillations are observed in the time-variation of the peak temperature rise for alpha= 0.7, 0.9 and 1. This presents the so-called negative bias temperature instability appearing in electronic nano-semiconductor devices. Finally, the hotspot temperature has been researched in transistors containing two-dimensional materials with quasi one-dimensional band structure channels. It is obtained that among the studied FETs, titanium trisulfide with maximum temperature increase of 19.63 K exhibits the least peak temperature rise. This presents that TiS3 may be an acceptable silicon channel replacement as far as the thermal issues are concerned.